Thursday, March 28, 2024
Search
  
Thursday, January 11, 2018
 Samsung Starts Producing 8-Gigabyte High Bandwidth Memory-2 Offering 2.4 Gbps Data Transmission Speed
You are sending an email that contains the article
and a private message for your recipient(s).
Your Name:
Your e-mail: * Required!
Recipient (e-mail): *
Subject: *
Introductory Message:
HTML/Text
(Photo: Yes/No)
(At the moment, only Text is allowed...)
 
Message Text:

Samsung has started mass production of its 2nd-generation 8-gigabyte (GB) High Bandwidth Memory-2 (HBM2) with the fastest data transmission speed on the market today.

The new solution, Aquabolt, which is the industry's first HBM2 to deliver a 2.4 gigabits-per-second (Gbps) data transfer speed per pin, should accelerate the expansion of supercomputing and the graphics card market.

Samsung's new 8GB HBM2 delivers the highest level of DRAM performance, featuring a 2.4Gbps pin speed at 1.2V, which translates into a performance upgrade of nearly 50 percent per each package, compared to the company's 1st-generation 8GB HBM2 package with its 1.6Gbps pin speed at 1.2V and 2.0Gbps at 1.35V.

With these improvements, a single Samsung 8GB HBM2 package will offer a 307 gigabytes-per-second (GBps) data bandwidth, achieving 9.6 times faster data transmission than an 8 gigabit (Gb) GDDR5 chip, which provides a 32GBps data bandwidth.

Using four of the new HBM2 packages in a system will enable a 1.2 terabytes-per-second (TBps) bandwidth., which will improve overall system performance by as much as 50 percent, compared to a system that uses a 1.6Gbps HBM2.

Samsung plans to continue to offer HBM2 solutions, to succeed its 1st-generation HBM2, Flarebolt, and its 2nd-generation, Aquabolt, as it further expands the market over the next several years.

To achieve Aquabolt's performance, Samsung has applied new technologies related to TSV design and thermal control. A single 8GB HBM2 package consists of eight 8Gb HBM2 dies, which are vertically interconnected using over 5,000 TSVs (Through Silicon Via's) per die. While using so many TSVs can cause collateral clock skew, Samsung succeeded in minimizing the skew to a very modest level and significantly enhancing chip performance in the process.

In addition, Samsung increased the number of thermal bumps between the HBM2 dies, which enables stronger thermal control in each package. Also, the new HBM2 includes an additional protective layer at the bottom, which increases the package's overall physical strength.

Samsung says it will supply Aquabolt to its global IT customers at a stable pace.

 
Home | News | All News | Reviews | Articles | Guides | Download | Expert Area | Forum | Site Info
Site best viewed at 1024x768+ - CDRINFO.COM 1998-2024 - All rights reserved -
Privacy policy - Contact Us .