Thursday, July 31, 2014
Search
  
Wednesday, June 15, 2005
 Toshiba, Sony Jointly Develop 45 nm Embedded DRAM Technology
You are sending an email that contains the article
and a private message for your recipient(s).
Your Name:
Your e-mail: * Required!
Recipient (e-mail): *
Subject: *
Introductory Message:
HTML/Text
(Photo: Yes/No)
(At the moment, only Text is allowed...)
 
Message Text: At the 2005 Symposium on VLSI Technology event, Toshiba Corp. and Sony Corp. announced an embedded DRAM process technology, which they have jointly developed at the 45 nm node.

The companies achieved the cell size of 0.069 μm2 by introducing the following three key techniques.

Firstly, Toshiba and Sony expanded the trench bottom area using technology called bottle etching, while introducing high-permittivity Al203 coating for capacitor insulation. Capacitor volume per unit area has been boosted 60% as a result, and the companies secured the capacitor volume equivalent to that of an obsolete model, while reducing the size of a capacitor.

Secondly, the companies employed a hybrid architecture combining spin on dielectric (SOD) and high-density plasma Si02 coating for trench isolation. This architecture eased STI response, reduced joint leakage and improved charge retention property. The technology also enabled to embed high aspect ratio STI devices more easily than before.

Lastly, Toshiba and Sony used Ultra Shallow Buried Strap technology, which forms Ni-salicide at joints (straps) between capacitors and transistors. This technology reduced the dimensions of a strap part and removed additional processing previously needed for conventional process technology.
 
Home | News | All News | Reviews | Articles | Guides | Download | Expert Area | Forum | Site Info
Site best viewed at 1024x768+ - CDRINFO.COM 1998-2014 - All rights reserved -
Privacy policy - Contact Us .